FPGA EDA
Springer Verlag, Singapore
978-981-99-7754-3 (ISBN)
- Titel nicht im Sortiment
- Artikel merken
Kaihui Tu, MSc in Communications, University of York, York, UK. PhD in Microelectronics and Solid State Electronics, University of Chinese Academy of Sciences, Beijing, China. Tu has participated in numbers of Chinese national research projects, including China’s first 10K logic cell FPGA project, first embedded FPGA IP project and first TSV-based 3D FPGA project. With over ten years’ working experience in Chinese Academy of Sciences, Tu was responsible for architecting the eFPGA IP EDA tools that had won the “Made in China research IP Prize” at IP SoC China 2019. Xifan Tang, PhD in Computer Science, graduated from École Polytechnique Fédérale de Lausanne (EPFL), Lausanne, Switzerland. CTO and cofounder of Rapid-Flex. Tang is also the maintainer of OpenFPGA project. Cunxi Yu, PhD in Computer Engineering, graduated from University of Massachusetts Amherst, Massachusetts, USA. Currently works as Assistant Professor at University of Maryland, College Park. Dr. Yu was Assistant Professor at University of Utah, and held PostDoc positions at Cornell and EPFL. Yu’s major academic honor includes: ACM/IEEE Design Automation Conference (DAC 2023) Best Paper Award • American Physics Society LPR Poster Honorable Mention (2022) • NSF CAREER Award (2021) • 2017 ASP-DAC Best Paper Nomination • ACM Doctoral Dissertation Award Nomination (by UMass Amherst) • DAC 2017 Security Contest - 1st Place. Lana Josipovic currently works as Assistant Professor at ETH Zurich. She got her PhD in Computer and Communication Sciences graduated in 2021 from École Polytechnique Fédérale de Lausanne (EPFL), Lausanne, Switzerland. Dr. Josipovic’s major academic honor includes Best Paper Award Nominee at the 30th Intl. Symposium on Field-Programmable Custom Computing Machines (2022), Fritz Kutter Award for best Swiss industry-related PhD thesis in Computer Science, awarded by ETH Zurich (2021) , and Best Paper Award at the 28th Intl. Symposium on Field Programmable Gate Array (2020). Zhufei Chu currently works as Professor at Ningbo University, China, and held PostDoc position at École Polytechnique Fédérale de Lausanne (EPFL), Lausanne, Switzerland. He is also the maintainer of open source logic synthesis project ALSO.
Introduction.- Device(Chip Design) Modelling.- Design(Application Design) Modelling.- Power Analysis.- Performance(Timing) Analysis.- Area Analysis.- Semi-custom EDA.- High-Level Synthesis.- Logic Synthesis.- Physical Implementation.- Bitstream Configuration.- Summary and Outlook.
Erscheinungsdatum | 07.02.2024 |
---|---|
Zusatzinfo | 140 Illustrations, color; 11 Illustrations, black and white; XIII, 227 p. 151 illus., 140 illus. in color. |
Verlagsort | Singapore |
Sprache | englisch |
Maße | 155 x 235 mm |
Themenwelt | Mathematik / Informatik ► Informatik ► Programmiersprachen / -werkzeuge |
Informatik ► Theorie / Studium ► Compilerbau | |
Informatik ► Weitere Themen ► CAD-Programme | |
Schlagworte | Bitstream Configuration • CAD • EDA • FPGA • High Level Synthesis • Logic Synthesis • Open Source • Physical Implementation |
ISBN-10 | 981-99-7754-1 / 9819977541 |
ISBN-13 | 978-981-99-7754-3 / 9789819977543 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
aus dem Bereich