Power-Aware Computer Systems
Springer Berlin (Verlag)
978-3-540-29790-1 (ISBN)
Microarchitecture- and Circuit-Level Techniques.- An Optimized Front-End Physical Register File with Banking and Writeback Filtering.- Reducing Delay and Power Consumption of the Wakeup Logic Through Instruction Packing and Tag Memoization.- Bit-Sliced Datapath for Energy-Efficient High Performance Microprocessors.- Low-Overhead Core Swapping for Thermal Management.- Power-Aware Memory and Interconnect Systems.- Software-Hardware Cooperative Power Management for Main Memory.- Energy-Aware Data Prefetching for General-Purpose Programs.- Bus Power Estimation and Power-Efficient Bus Arbitration for System-on-a-Chip Embedded Systems.- Context-Independent Codes for Off-Chip Interconnects.- Frequency-/Voltage-Scaling Techniques.- Dynamic Processor Throttling for Power Efficient Computations.- Effective Dynamic Voltage Scaling Through CPU-Boundedness Detection.- Safe Overprovisioning: Using Power Limits to Increase Aggregate Throughput.- Power Consumption Breakdown on a Modern Laptop.- Erratum.- Erratum.
Erscheint lt. Verlag | 12.12.2005 |
---|---|
Reihe/Serie | Lecture Notes in Computer Science | Theoretical Computer Science and General Issues |
Zusatzinfo | X, 181 p. |
Verlagsort | Berlin |
Sprache | englisch |
Maße | 155 x 235 mm |
Gewicht | 302 g |
Themenwelt | Mathematik / Informatik ► Informatik ► Netzwerke |
Informatik ► Weitere Themen ► Hardware | |
Schlagworte | Architecture • Circuit Design • Computer • Embedded System • Embedded Systems • Energy Dissipation • Hardware Design • Logic • low power consumption • microprocessor • Performance Analysis • Power-Aware Computer Systems • Power-Aware Computing • power-aware memory systems • power optimization • processor design • system-on-chip architecture • System on chip (SoC) |
ISBN-10 | 3-540-29790-1 / 3540297901 |
ISBN-13 | 978-3-540-29790-1 / 9783540297901 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
aus dem Bereich