Fully-Depleted SOI CMOS Circuits and Technology for Ultralow-Power Applications (eBook)
XV, 411 Seiten
Springer US (Verlag)
978-0-387-29218-2 (ISBN)
Takayasu Sakurai received the Ph.D degree in Electronic Engineering from University of Tokyo, Japan, in 1981 and he joined Toshiba Corporation, where he designed CMOS DRAM, SRAM, BiCMOS ASIC's, RISC's, and multimedia VLSI's. He worked on simple yet accurate interconnect delay, capacitance and MOS models widely used as alpha power-law MOS model. He proposed to sense-amplifying flip-flops, variable threshold voltage CMOS scheme, dual voltage converter scheme, hot carrier resilient circuits and other numerous digital and memory circuits, which are adopted in current high-performance, low-power VLSI's. He was a visiting researcher at University of California, Berkeley from 1988 to 1990. In 1996, he moved to University of Tokyo and is consulting to US startup companies. He has published about 250 technical publications including more than 30 invited papers and 6 books and filed about 100 patents. He is a recipient of four product awards and two design contest awards. He served as a conference chair for the Symposium on VLSI Circuits, and a technical program committee member for ISSCC, CICC, DAC, ICCAD, FPGA workshop, ISLPED, ASPDAC, TAU, and other international conferences. He is a keynote speaker for the 2003 ISSCC. He is an IEEE Fellow, an elected Administration Committee member for the IEEE Solid-State Circuits Society and an IEEE CAS distinguished lecturer.
5. 2 RF Building Blocks. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 214 5. 2. 1 Piezoelectric Oscillators. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 215 5. 2. 2 Voltage Reference Generator. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220 5. 2. 3 Transmit/Receive Switches. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 224 5. 2. 4 Low-Noise Amplifiers (LNAs). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 226 5. 2. 5 Power Amplifiers (PAs). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 228 5. 2. 6 Mixers and Image-Rejection Receiver . . . . . . . . . . . . . . . . . . . . . . . . 230 5. 2. 7 Voltage-Controlled Oscillator (VCO). . . . . . . . . . . . . . . . . . . . . . . . . . 242 5. 2. 8 Limiting Amplifiers. . . . . . . . .. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 248 5. 2. 9 gm-C Filters. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 250 5. 3 A/D and D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 254 5. 3. 1 Cyclic A/D Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 255 5. 3. 2 Sigma-Delta A/D Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 264 5. 3. 3 Current-Steering D/A Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 270 5. 4 DC-DC Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 276 5. 4. 1 Design of DC-DC Converter . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . . . . . . . . . . 276 5. 4. 2 Switched-Capacitor (SC)-Type Converter. . . . . . . . . . . . . . . . . . . 276 5. 4. 3 Buck Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 279 5. 4. 4 Applicable Zones for SC-Type and Buck Converters. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 283 5. 4. 5 On-chip Distributed Power Supplies for Ultralow-Power LSIs. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 285 5. 5 I/O and ESD-Protection Circuitry for Ultralow-Power LSIs . . 291 5. 5. 1 Standard Interface Trends. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 291 5. 5. 2 Problems with I/O Circuits for 0. 5-V/3. 3-V Conversion. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . . . . . . . . 292 5. 5. 3 Guidelines for Design of Interface Circuits. . . . . . . . . . . . . . . . . 293 5. 5. 4 Performance of I/O Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 297 5. 5. 5 ESD Protection with FD-SOI Devices . . . . . . . . . . . . . . . . . . . . . . . . 298 5. 5. 6 Design and Layout Requirements for ESD Protection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 5. 6 Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 303 References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 304 viii 6. SPICE Model for SOI MOSFETs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . 307 6. 1 Introduction. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 307 6. 2 SPICE Model for SOI MOSFETs. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 307 6. 3 Parameter Extraction. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 309 6. 4 Example of SOI MOSFET Simulation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Takayasu Sakurai received the Ph.D degree in Electronic Engineering from University of Tokyo, Japan, in 1981 and he joined Toshiba Corporation, where he designed CMOS DRAM, SRAM, BiCMOS ASIC's, RISC's, and multimedia VLSI's. He worked on simple yet accurate interconnect delay, capacitance and MOS models widely used as alpha power-law MOS model. He proposed to sense-amplifying flip-flops, variable threshold voltage CMOS scheme, dual voltage converter scheme, hot carrier resilient circuits and other numerous digital and memory circuits, which are adopted in current high-performance, low-power VLSI's. He was a visiting researcher at University of California, Berkeley from 1988 to 1990. In 1996, he moved to University of Tokyo and is consulting to US startup companies. He has published about 250 technical publications including more than 30 invited papers and 6 books and filed about 100 patents. He is a recipient of four product awards and two design contest awards. He served as a conference chair for the Symposium on VLSI Circuits, and a technical program committee member for ISSCC, CICC, DAC, ICCAD, FPGA workshop, ISLPED, ASPDAC, TAU, and other international conferences. He is a keynote speaker for the 2003 ISSCC. He is an IEEE Fellow, an elected Administration Committee member for the IEEE Solid-State Circuits Society and an IEEE CAS distinguished lecturer.
List of Contributors. Preface. 1. Introduction. 1.1 Why SOI? 1.2 What is SOI? —Structure —. 1.3 Advantages of SOI. 1.4 History of the Development of SOI Technology. 1.5 Partially-Depleted (PD) and Fully-Depleted (FD) SOI . MOSFETs, and Future MOSFETs. 1.6 Summary. References. 2. FD-SOI Device and Process Technologies.
2.1 Introduction. 2.2 FD-SOI Devices. 2.3 Theoretical Basis of FD-SOI Device Operation: DC Operation. 2.4 FD-SOI CMOS Process Technology. 2.5 Summary. References 3. Ultralow-Power Circuit Design with FD-SOI Devices.
3.1 Introduction. 3.2 Ultralow-Power Short-Range Wireless Systems. 3.3 Key Design Factor for Ultralow-Power LSIs. 3.4 Ultralow-Voltage Digital-Circuit Design. 3.5 Robustness of Ultralow-Voltage Operation. 3.6 Prospects and Issues in Low-Voltage Analog Circuits. 3.7 Technology Scaling, Analog Performance, and Performance Trend for Electrical Systems. 3.8 Low-Voltage Analog Circuit. 3.9 Fully-Depleted SOI Devices for Ultralow-Power Analog Circuits. 3.10 Future Direction of RF and Mixed Signal Systems. 3.11 Summary. References. 4. 0.5-V MTCMOS/SOI Digital Circuits.
4.1 Introduction. 4.2 MTCMOS/SOI Circuits. 4.3 Adder. 4.4 Multiplier. 4.5 Memory. 4.6 Frequency Divider. 4.7 CPU. 4.8 Summary. References. 5. 0.5-1V MTCMOS/SOI Analog/RF Circuits.
5.1 Introduction. 5.2 RF Building Blocks. 5.3 AD and DA Converters. 5.4 DC-DC Converter. 5.5 I/O and ESD-Protection Circuitry for Ultralow-Power LSIs. 5.6 Summary. References 6. SPICE Model for SOI MOSFETs.
6.1 Introduction. 6.2 SPICE Model for SOI MOSFETs. 6.3 Parameter Extraction. 6.4 Example of SOI MOSFET Simulation. 6.5 Summary. References. 7. Applications.
7.1 Introduction. 7.2 1-V Bluetooth RF Transceiver and Receiver. 7.3 Solar-Powered, Radio-Controlled Watch. 7.4 Batteryless Short-Range Wireless System. 7.5 Summary. References. 8.Prospects for FD-SOI Technology.
8.1 Introduction. 8.2 Evolution of Nanoscale FD-SOI Devices. 8.3 Device and Substrate Technologies for Ultrathin-Body SOI MOSFETs. 8.4 Power-Aware Electronics and Role of FD-SOI Technology. 8.5 Summary. References.
Erscheint lt. Verlag | 1.2.2007 |
---|---|
Zusatzinfo | XV, 411 p. |
Verlagsort | New York |
Sprache | englisch |
Themenwelt | Informatik ► Weitere Themen ► Hardware |
Naturwissenschaften ► Physik / Astronomie | |
Technik ► Elektrotechnik / Energietechnik | |
Schlagworte | battery-less application • Bluetooth • consumption • Fully-Depleted SOI • green-energy use • Integrated circuit • metal oxide semiconductur field-effect transistor • microprocessor • mixed digital-analog circuit • mobile system • MTCMOS • reduction of environmental burden • self-powered • self-powered operation • short-range wireless system • Ubiquitous Service • ultralow-voltage and ultra-low-power LSI • VLSI |
ISBN-10 | 0-387-29218-7 / 0387292187 |
ISBN-13 | 978-0-387-29218-2 / 9780387292182 |
Haben Sie eine Frage zum Produkt? |
Größe: 17,6 MB
DRM: Digitales Wasserzeichen
Dieses eBook enthält ein digitales Wasserzeichen und ist damit für Sie personalisiert. Bei einer missbräuchlichen Weitergabe des eBooks an Dritte ist eine Rückverfolgung an die Quelle möglich.
Dateiformat: PDF (Portable Document Format)
Mit einem festen Seitenlayout eignet sich die PDF besonders für Fachbücher mit Spalten, Tabellen und Abbildungen. Eine PDF kann auf fast allen Geräten angezeigt werden, ist aber für kleine Displays (Smartphone, eReader) nur eingeschränkt geeignet.
Systemvoraussetzungen:
PC/Mac: Mit einem PC oder Mac können Sie dieses eBook lesen. Sie benötigen dafür einen PDF-Viewer - z.B. den Adobe Reader oder Adobe Digital Editions.
eReader: Dieses eBook kann mit (fast) allen eBook-Readern gelesen werden. Mit dem amazon-Kindle ist es aber nicht kompatibel.
Smartphone/Tablet: Egal ob Apple oder Android, dieses eBook können Sie lesen. Sie benötigen dafür einen PDF-Viewer - z.B. die kostenlose Adobe Digital Editions-App.
Buying eBooks from abroad
For tax law reasons we can sell eBooks just within Germany and Switzerland. Regrettably we cannot fulfill eBook-orders from other countries.
aus dem Bereich