Nicht aus der Schweiz? Besuchen Sie lehmanns.de
Scalable Hardware Verification with Symbolic Simulation - Valeria Bertacco

Scalable Hardware Verification with Symbolic Simulation

Buch | Softcover
180 Seiten
2010 | Softcover reprint of hardcover 1st ed. 2006
Springer-Verlag New York Inc.
978-1-4419-3739-1 (ISBN)
CHF 153,95 inkl. MwSt
  • Versand in 10-15 Tagen
  • Versandkostenfrei
  • Auch auf Rechnung
  • Artikel merken
Scalable Hardware Verification with Symbolic Simulation presents recent advancements in symbolic simulation-based solutions which radically improve scalability. It overviews current verification techniques, both based on logic simulation and formal verification methods, and unveils the inner workings of symbolic simulation. The core of this book focuses on new techniques that narrow the performance gap between the complexity of digital systems and the limited ability to verify them. In particular, it covers a range of solutions that exploit approximation and parametrization methods, including quasi-symbolic simulation, cycle-based symbolic simulation, and parameterizations based on disjoint-support decompositions.





In structuring this book, the author’s hope was to provide interesting reading for a broad range of design automation readers. The first two chapters provide an overview of digital systems design and, in particular, verification. Chapter 3 reviews mainstream symbolic techniques in formal verification, dedicating most of its focus to symbolic simulation. The fourth chapter covers the necessary principles of parametric forms and disjoint-support decompositions. Chapters 5 and 6 focus on recent symbolic simulation techniques, and the final chapter addresses key topics needing further research.





Scalable Hardware Verification with Symbolic Simulation is for verification engineers and researchers in the design automation field.


 Highlights:




A discussion of the leading hardware verification techniques, including simulation and formal verification solutions




Important concepts related to the underlying models and algorithms employed in the field







The latest innovations in the area of symbolic simulation, exploiting techniques such as parametric forms and decomposition properties of Booleanfunctions







Providing insights into possible new developments in the hardware verification

Design and Verification of Digital Systems.- Symbolic Simulation.- Compacting Intermediate States.- Approximate Simulation.- Exact Parametrizations.- Conclusion.

Zusatzinfo 40 Illustrations, black and white; XX, 180 p. 40 illus.
Verlagsort New York, NY
Sprache englisch
Maße 155 x 235 mm
Themenwelt Mathematik / Informatik Informatik Theorie / Studium
Informatik Weitere Themen CAD-Programme
Informatik Weitere Themen Hardware
Technik Elektrotechnik / Energietechnik
ISBN-10 1-4419-3739-0 / 1441937390
ISBN-13 978-1-4419-3739-1 / 9781441937391
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
Einführung in die Geometrische Produktspezifikation

von Daniel Brabec; Ludwig Reißler; Andreas Stenzel

Buch | Softcover (2023)
Europa-Lehrmittel (Verlag)
CHF 27,90